TY - JOUR
T1 - A 65-nm 25.1-ns 30.7-fJ Robust Subthreshold Level Shifter with Wide Conversion Range
AU - Zhao, Wenfeng
AU - Alvarez, Anastacia B.
AU - Ha, Yajun
N1 - Publisher Copyright:
© 2004-2012 IEEE.
PY - 2015/7/1
Y1 - 2015/7/1
N2 - Level shifters (LS) are crucial interface circuits for multisupply voltage designs, and it is challenging to achieve both robust and efficient level conversion from subthreshold to aforementioned threshold. In this brief, we propose two circuit techniques for a novel subthreshold LS with wide conversion range. First, we introduce a novel LS circuit with NMOS-diode-based current limiter for current contention reduction to achieve robust and efficient level conversion. Second, we explore the inverse narrow width effect to increase the drivability of the pull-down devices for delay reduction. When implemented in a commercial 65-nm MTCMOS process, the proposed LS achieves robust conversion from deep subthreshold (sub-100 mV) to nominal supply voltage (1.2 V). For the target conversion from 0.3 to 1.2 V, the proposed LS shows on average 25.1-ns propagation delay, 30.7-fJ energy efficiency, and 2.5-nW leakage power across 25 test chips.
AB - Level shifters (LS) are crucial interface circuits for multisupply voltage designs, and it is challenging to achieve both robust and efficient level conversion from subthreshold to aforementioned threshold. In this brief, we propose two circuit techniques for a novel subthreshold LS with wide conversion range. First, we introduce a novel LS circuit with NMOS-diode-based current limiter for current contention reduction to achieve robust and efficient level conversion. Second, we explore the inverse narrow width effect to increase the drivability of the pull-down devices for delay reduction. When implemented in a commercial 65-nm MTCMOS process, the proposed LS achieves robust conversion from deep subthreshold (sub-100 mV) to nominal supply voltage (1.2 V). For the target conversion from 0.3 to 1.2 V, the proposed LS shows on average 25.1-ns propagation delay, 30.7-fJ energy efficiency, and 2.5-nW leakage power across 25 test chips.
KW - Level Shifter (LS)
KW - MTCMOS
KW - Sub-/near-threshold
UR - http://www.scopus.com/inward/record.url?scp=84934280595&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84934280595&partnerID=8YFLogxK
U2 - 10.1109/TCSII.2015.2406354
DO - 10.1109/TCSII.2015.2406354
M3 - Article
AN - SCOPUS:84934280595
SN - 1549-7747
VL - 62
SP - 671
EP - 675
JO - IEEE Transactions on Circuits and Systems II: Express Briefs
JF - IEEE Transactions on Circuits and Systems II: Express Briefs
IS - 7
M1 - 7047797
ER -