Abstract
This paper presents a FPGA implementation of digit-serial Complex Number Multiplier-Accumulators (CMACs) based on Booth recoding techniques and Carry Save (CS) adders. The Complex Number Multiplier-Accumulators can be pipelined at LUT-level. An efficient mapping of the Booth recoding and the partial product generation is presented which results in a logic depth reduction. The combination of 5-3 and 4-3 converter in the CS structure and the utilization of Ripple Carry Adder (RCA) trees lead to a minimum area requirement.
Original language | English (US) |
---|---|
Pages (from-to) | IV-585-IV-588 |
Journal | Proceedings - IEEE International Symposium on Circuits and Systems |
Volume | 4 |
DOIs | |
State | Published - 2000 |